Philips Semiconductors
ARM-based Microcontroller
UART0 FIFO Control Register (U0FCR - 0xE000C008)
The U0FCR controls the operation of the UART0 Rx and Tx FIFOs.
Table 82: UART0 FIFO Control Register Bit Descriptions (U0FCR - 0xE000C008)
U0FCR
Function
0
FIFO Enable
1
Rx FIFO Reset
2
Tx FIFO Reset
5:3
Reserved
Rx Trigger Level
7:6
Select
UART0
Active high enable for both UART0 Rx and Tx FIFOs and U0FCR7:1 access. This bit
must be set for proper UART0 opearation. Any transition on this bit will automatically
clear the UART0 FIFOs.
Writing a logic 1 to U0FCR1 will clear all bytes in UART0 Rx FIFO and reset the pointer
logic. This bit is self-clearing.
Writing a logic 1 to U0FCR2 will clear all bytes in UART0 Tx FIFO and reset the pointer
logic. This bit is self-clearing.
Reserved, user software should not write ones to reserved bits. The value read from a
reserved bit is not defined.
00: trigger level 0 (default='h1)
01: trigger level 1 (default='h4)
10: trigger level 2 (default='h8)
11: trigger level 3 (default='he)
These two bits determine how many receiver UART0 FIFO characters must be written
before an interrupt is activated. The four trigger levels are defined by the user at
compilation allowing the user to tune the trigger levels to the FIFO depths chosen.
LPC2119/2129/2292/2294
Description
115
Preliminary User Manual
Reset
Value
0
0
0
NA
0
January 08, 2004