MB86R02 'Jade-D' Hardware Manual V1.64
•
SIG = Signature Unit (signature and checksum calculation for display content, intended for
ASIL)
On-Chip Peripherals
•
Unified 32Bit DDR2 memory support 320Mbps (up to 128MB)
•
Parallel Flash/SRAM host interface with decryption engine
•
CAN (2 channel)
•
Media LB (MOST50)
•
ADC (4 channel, 10 bit, 1MS/s)
•
I2C (2 channel)
•
I2S (1 output/input channel)
•
PWM (4 channels, extensible up to 8 channels using I/O option)
•
Host interface
•
SPI Master (2 channels)
•
UART (3 channels, extensible up to 6 channels using I/O option)
•
GPIO (24 channels)
•
APIX I/F (2 channels, 2x Transmitter or 2x Receiver)
•
TCON (direct interconnect to column and row drivers via LVTTL or RSDS, smart integration
panel support, smart panel support)
•
External Interrupts (4 channels) (the number of channels of the above IO configuration is
tentative)
•
Built-in SRAM (2x 32k)
•
Hardware Run Length Decompression (RLD)
Clock Generation
•
Embedded Spread Spectrum PLL (for reduced EMI)
Input frequency range switchable: 400 MHz ... 700 MHz and 1.0 GHz ... 1.6 GHz
o
Modulation Period Delta variable from 0 to 12.5% of the modulation period
o
Various modulation types
o
Configurable modulation peak and shape
o
Embedded oscillator
o
1-2